Please use this identifier to cite or link to this item: http://hdl.handle.net/20.500.12188/24199
DC FieldValueLanguage
dc.contributor.authorGushev, Marjanen_US
dc.contributor.authorMishev, Anastasen_US
dc.contributor.authorPopovski, Gen_US
dc.contributor.authorMitrevski, Pen_US
dc.date.accessioned2022-11-07T09:54:14Z-
dc.date.available2022-11-07T09:54:14Z-
dc.date.issued2000-06-13-
dc.identifier.urihttp://hdl.handle.net/20.500.12188/24199-
dc.description.abstractThe purpose of this article is to reduce the number of instructions while executing in processor. We analyse memoiy address dependent instructions and eliminate the ada'ress generation processing if the address was previously calculated For standard RISC? WIWand inorder superscalar processor we introduce a solution where the MI (Reduction of Memory Instructions) Algorithm is perfomzed in the compile stage and aa'hess dependent instructions do not enter the processor at all. For out-qfdr&r superscalm processors we introduce two solutions, theJirst one when these instructions me not issued at all and the second solution when these instructions are issued only in a reservation station without execution unit. All these solutions improve the behaviour of thc processor for at least 10% since the processor does not executes these instructions.en_US
dc.publisherIEEEen_US
dc.subjectmemory, superscalar, processor, register renaming, shelving, out of order, simulationen_US
dc.titleReducing the number of instructionsen_US
dc.typeProceedingsen_US
dc.relation.conferenceITI 2000. Proceedings of the 22nd International Conference on Information Technology Interfaces (Cat. No. 00EX411)en_US
item.grantfulltextopen-
item.fulltextWith Fulltext-
crisitem.author.deptFaculty of Computer Science and Engineering-
crisitem.author.deptFaculty of Computer Science and Engineering-
Appears in Collections:Faculty of Computer Science and Engineering: Conference papers
Files in This Item:
File Description SizeFormat 
10.0000ieeexplore.ieee.org915817.pdf589.55 kBAdobe PDFView/Open
Show simple item record

Page view(s)

55
checked on Jul 24, 2024

Download(s)

7
checked on Jul 24, 2024

Google ScholarTM

Check


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.